# **ADC-Register (ATmega16)**

## **ADC Multiplexer Selection Register – ADMUX** (Initialwert; 0x00)

| R/W              | R/W     | R/W         | R/W                   | R/W                    | R/W       | R/W       | R/W   |
|------------------|---------|-------------|-----------------------|------------------------|-----------|-----------|-------|
| Bit 7            | Bit 6   | Bit 5       | Bit 4                 | Bit 3                  | Bit 2     | Bit 1     | Bit 0 |
| REFS1            | REFS0   | ADLAR       | MUX4                  | MUX3                   | MUX2      | MUX1      | MUX0  |
| Referenzspannung |         | Ausrichtung | unipolar/differenzie  | unipolare Kanalauswahl |           |           |       |
| 0 0 : F          | in AREF | 0: rechts   | 0 0 : acht unipo      | lare Kanäle            | 0 0 0 : K | anal ADCO | PA0   |
| 0 1 : <b>v</b>   | on AVcc | 1: links    | Tabelle MUX2 bis MUX0 |                        | 0 0 1 : K | anal ADC1 | PA1   |
| 10:              | -       |             | 0 1 : zwei differ     | enzielle Kanäle        | 0 1 0 : K | anal ADC2 | PA2   |
| 1 1 : 2          | 2.56 V  |             | mit Verstär           | kungsfaktoren          | 0 1 1 : K | anal ADC3 | PA3   |
| Ĭ                | ntern   |             | 1 0 : sieben diffe    | renzielle Kanäle       | 1 0 0 : K | anai ADC4 | PA4   |
|                  |         |             | gegen ADC             | 1 (negativ)            | 1 0 1 : K | anal ADC5 | PA5   |
|                  |         | ]           | 1 1 : fünf differe    | nzielle Kanäle         | 1 1 0 : K | anal ADC6 | PA6   |
|                  |         | İ           | gegen ADC             | 2 (negativ)            | 1 1 1 : K | anal ADC7 | PA7   |

| Differenzielle Eingänge mit Verstärkung |         |         |              | differenziell ohne Verstärkung |         |         | differenziell ohne Verstärkung |         |           |
|-----------------------------------------|---------|---------|--------------|--------------------------------|---------|---------|--------------------------------|---------|-----------|
| MUX4-0                                  | pos Ein | neg Ein | Verstärk.    | MUX4-0                         | pos Ein | neg Ein | MUX4-0                         | pos Ein | neg Ein   |
| 01000                                   | ADC0    | ADC0    | 10x          | <b>10</b> 000                  | ADC0    | ADC1    | <b>11</b> 000                  | ADC0    | ADC2      |
| <b>01</b> 001                           | ADC1    | ADC0    | 10x          | <b>10</b> 001                  | ADC1    | ADC1    | <b>11</b> 001                  | ADC1    | ADC2      |
| <b>01</b> 010                           | ADC0    | ADC0    | 200 <b>x</b> | <b>10</b> 010                  | ADC2    | ADC1    | <b>11</b> 010                  | ADC2    | ADC2      |
| <b>01</b> 011                           | ADC1    | ADC0    | 200x         | <b>10</b> 011                  | ADC3    | ADC1    | <b>11</b> 011                  | ADC3    | ADC2      |
| <b>01</b> 100                           | ADC2    | ADC2    | 10x          | <b>10</b> 100                  | ADC4    | ADC1    | <b>11</b> 100                  | ADC4    | ADC2      |
| <b>01</b> 101                           | ADC3    | ADC2    | 10x          | <b>10</b> 101                  | ADC5    | ADC1    | <b>11</b> 101                  | ADC5    | ADC2      |
| <b>01</b> 110                           | ADC2    | ADC2    | 200x         | <b>10</b> 110                  | ADC6    | ADC1    | <b>11</b> 110                  | Eingang | 1.22 Volt |
| <b>01</b> 111                           | ADC3    | ADC2    | 200x         | 10111                          | ADC7    | ADC1    | <b>11</b> 111                  | Eingang | Ground    |

## ADC Control and Status Register A – ADCSRA (Initialwert: 0x00)

| R/W     | R/W       | R/W        | R/W          | R/W          | R/W      | R/W         | R/W   |
|---------|-----------|------------|--------------|--------------|----------|-------------|-------|
| Bit 7   | Bit 6     | Bit 5      | Bit 4        | Bit 3        | Bit 2    | Bit I       | Bit 0 |
| ADEN    | ADSC      | ADATE      | ADIF         | ADIE         | ADPS2    | ADPS1       | ADPS0 |
| Wandler | 1 : Start | 0 : Einzel | 1: Interrupt | 1: Interrupt | Wandlung | staktteiler |       |
| 1: ein  | 0 : Ende  | I : Dauer  | Daten        | frei         | 0 0 0 Te | iler : 2    |       |
| 0: aus  | der       | Wandl.     | bereit       |              | 0 0 1 Te | iler : 2    |       |
|         | Wandl.    |            |              |              | 0 1 0 Te | iler : 4    |       |
|         |           |            |              |              | 0 1 1 Te | iler: 8     |       |
|         |           |            |              |              | 1 0 0 Te | iler: 16    |       |
|         |           |            |              |              | 1 0 1 To | iler: 32    |       |
|         |           |            | 1            |              | 1 1 0 Te | eiler: 64   |       |
|         |           |            | ]            |              | 1 1 1 Te | iler : 128  |       |

Anmerkung: Für die maximale Auflösung von 10Bit muss der Wandlungstakt zwischen 50kHz und 200kHz liegen.

## ADC-Register (ATmega16)

The ADC Data Register – ADCH, ADCL (Initialwerte: 0x00; alle Bits: R)

| ADLAR = 0: <b>15</b>        | 14   | 13   | 12   | 11   | 10   | 9    | 8    |      |
|-----------------------------|------|------|------|------|------|------|------|------|
| _                           | _    | _    | -    | _    | _    | ADC9 | ADC8 | ADCH |
| ADC7                        | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADC1 | ADC0 | ADCL |
| 7                           | 6    | 5    | 4    | 3    | 2    | 1    | 0    |      |
| <i>ADLAR</i> = 1: <b>15</b> | 14   | 13   | 12   | 11   | 10   | 9    | 8    | _    |
| ADC9                        | ADC8 | ADC7 | ADC6 | ADC5 | ADC4 | ADC3 | ADC2 | ADCH |
| ADC1                        | ADC0 | _    | _    | _    | _    | _    | _    | ADCL |
| 7                           | 6    | 5    | 4    | 3    | 2    | 1    | 0    | •    |

Falls ADCL gelesen wird, werden beide ADC Datenregister solange nicht mehr vom ADC beschrieben, bis ADCH gelesen wird.

### **Special Function I/O Register – SFIOR** (Initialwert: 0x00)

| R/W            | R/W                   | R/W    | R     | R/W   | R/W   | R/W   | R/W   |
|----------------|-----------------------|--------|-------|-------|-------|-------|-------|
| Bit 7          | Bit 6                 | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| ADTS2          | ADTS1                 | ADTS0  | -     | ACME  | PUD   | PSR2  | PSR10 |
| Triggerque     | elle für ADAI         | TE = 1 |       |       |       |       |       |
| 0 0 0 F        | reilaufbetrie         | Ь      |       |       |       |       |       |
| 0 0 1 A        | nalogkompa            | rator  |       |       |       | 1     |       |
| 0 1 0 E        | xtemer Inter          | rupt0  |       |       |       |       |       |
| 0 1 1 T        | imer0 Comp            | are    |       |       | ļ     |       |       |
| 1 0 0 T        | imer0 Überla          | auf    |       |       |       |       |       |
| 1 0 1 T        | imer1 Comp            | are B  |       |       |       |       |       |
| 1 1 0 <b>T</b> | 1 1 0 Timerl Überlauf |        |       |       |       |       |       |
| 1 1 1 T        | imer1 Captu           | re     | }     |       |       |       |       |